## **Analysis of VHDL Code, Test Bench and Output Waveform:**

```
library IEEE;
       use IEEE.STD_LOGIC_1164.ALL;
       use IEEE.NUMERIC_STD.ALL;
8
       entity Car is
10
11
           Port (
12
                       : in STD_LOGIC;
13
               clk
14
15
                       : in STD_LOGIC;
               reset
16
               car_id : in INTEGER;
17
18
19
               from
                       : in INTEGER; -- 0: North, 1: South, 2: East, 3: West
20
               Destination: in INTEGER; -- 0: North, 1: South, 2: East, 3: West
21
22
               proximity : in INTEGER;
23
24
25
               priority_car_id : out INTEGER;
26
               allow_pass : out STD_LOGIC
28
           );
29
30
31
       end Car;
```

Fig.2 Snippet VHDL Code

## **Entity Declaration:**

Defines the inputs and outputs for the Car entity.

- clk and reset are input signals for clock and reset.
- car\_id, from, destination, proximity, and priority are all the inputs signals related to the car's attributes.
- allow is the output signal indicating whether the car is allowed to proceed or not.

```
34
       architecture Behavioral of Car is
35
36
           signal current_priority_car_id : INTEGER := -1;
           signal current_proximity : INTEGER := 11; -- Higher than max proximity
40
       begin
           process(clk, reset)
           begin
                if reset = '1' then
                    current_priority_car_id <= -1;</pre>
50
                    current_proximity <= 11;</pre>
                    allow_pass <= '0';
                elsif rising_edge(clk) then
                    -- Check and update priority car
                    if proximity < current_proximity then</pre>
60
                        current_priority_car_id <= car_id;</pre>
                        current_proximity <= proximity;</pre>
63
                    end if;
```

Fig.3 Snippet VHDL Code

## **Architecture Behavioral:**

Contains the logic for controlling the allow signal based on the priority.

- If reset is active ('1'), allow is set to '0'.
- On the rising edge of the clock, if priority is greater than 5, allow is set to '1'; otherwise, it remains '0'.

```
68
                -- Simulate car arrival
69
                car_id <= 1;
70
                from <= 0; -- From NORTH</pre>
71
                Destination <= 1;</pre>
                                       -- To SOUTH
                proximity <= 5;</pre>
72
73
                wait for 20 ns;
74
75
                car_id <= 2;
76
                from <= 1; -- From SOUTH</pre>
                Destination <= 2;</pre>
                                       -- To EAST
78
                proximity <= 3;</pre>
79
                wait for 20 ns;
80
81
                car_id <= 3;
82
                from <= 2; -- From EAST</pre>
                83
84
                proximity <= 1;</pre>
85
                wait for 20 ns;
86
87
                car id <= 4;
88
                from <= 3; -- From WEST</pre>
89
                Destination <= 0;</pre>
                                       -- To NORTH
90
                proximity <= 7;</pre>
                wait for 20 ns;
91
```

Fig.4 Snippet Test Bench Code

this part of the test bench code is describing how we simulating each car arriving to the intersection from different directions, so when each car is arriving from specific origin and heading to specific destination, with a predefined proximity value, the simulation involving setting the 'car\_id 'and 'from 'and 'destination 'and 'proximity 'signals for every car and then waiting for 20 ns before moving to the next car, and this way will ensure us that the system is accurately processes cars arrival from different directions to different destinations and proximity values, and the wait periods is simulating the time intervals between the arrivals of successive car, and that is allowing for a thorough evaluation of the car system's response to dynamic car traffic, and car can cross the intersection with very less possibility of accidents.

## **Output Wave Form Analysis:**



Fig.5 Output Waveform

The figure is describing the output waveform that shows the simulation results of the Car entity in VHDL and Test Bench.

- So as it is shown in the waveform it shows that the allow signal is correctly determined by the priority value of each car.
- The reset mechanism works as expected, setting allow to '0' initially.
- The CLK signal is responsible to drives the synchronous behaviour, that ensuring the changes will happen at the correct times.